RTL Design Lead, Silicon

Google Bangalore, India

Company

Google

Location

Bangalore, India

Type

Full Time

Job Description

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Engineering, Computer Science, or a related field, or equivalent practical experience.
  • 8 years of experience with digital design in ASIC.
  • 4 years of experience in people management.
  • Experience with RTL design using Verilog/System Verilog and microarchitecture.
  • Experience with ARM-based SoCs, interconnects, and ASIC methodology.
Preferred qualifications:
  • Master's degree in Electrical Engineering or Computer Engineering.
  • Experience with methodologies for low power estimation, timing closure, and synthesis.
  • Experience leading IP/SoC design team for low power SoCs.

Want more jobs like this?

Get jobs in Bangalore, India delivered to your inbox every week.

By signing up, you agree to our Terms of Service & Privacy Policy.

  • Ability to drive a multi-generational roadmap for IP/SoC development.

  • About the job

    Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.
    Google's mission is to organize the world's information and make it universally accessible and useful. Our Devices & Services team combines the best of Google AI, Software, and Hardware to create radically helpful experiences for users. We research, design, and develop new technologies and hardware to make our user's interaction with computing faster, seamless, and more powerful. Whether finding new ways to capture and sense the world around us, advancing form factors, or improving interaction methods, the Devices & Services team is making people's lives better through technology.

    Responsibilities

    • Lead a team that delivers fabric interconnect IP, platforms, and subsystems.
    • Drive multi-generation roadmap for design optimization.
    • Define micro-architecture details (e.g., interface protocol, block diagram, data flow, pipelines, etc.).
    • Oversee RTL development, debug functional, and performance simulations.
    • Participate in synthesis, timing, power estimation, and Field-Programmable Gate Array/silicon bring-up.

    Apply Now

    Date Posted

    02/03/2025

    Views

    0

    Back to Job Listings ❤️Add To Job List Company Info View Company Reviews
    Neutral
    Subjectivity Score: 0

    Similar Jobs

    Technical Consultant - L2 - Wipro

    Views in the last 30 days - 0

    View Details

    Test Engineer - L3 - Wipro

    Views in the last 30 days - 0

    View Details

    Developer - L3 - Wipro

    Views in the last 30 days - 0

    View Details

    Mid Level manager (MLM) - L1 - Wipro

    Views in the last 30 days - 0

    View Details

    BIM Engineer - GE Vernova

    Views in the last 30 days - 0

    View Details

    Secondary Designer - Control & Protection - GE Vernova

    Views in the last 30 days - 0

    View Details