Silicon Engineer, IP Design Verificaiton

Google Bangalore, India

Company

Google

Location

Bangalore, India

Type

Full Time

Job Description

Minimum qualifications:

  • Bachelor's degree in Electrical Engineering, Computer Science, a related field, or equivalent practical experience.
  • 3 years of experience creating and using verification components and environments in UVM.
  • Experience creating and using verification components and environments in standard verification methodology.
  • Experience designing or verifying digital logic at the Register Transfer Level (RTL) using SystemVerilog for FPGAs, ASICs, or SOCs as demonstrated by coursework, internship, work, or research project experience.
Preferred qualifications:
  • Master's degree or PhD in Electrical Engineering, Computer Science, or Electrical Engineering.
  • Experience with Interconnect Protocols (e.g., AHB, AXI, ACE, CHI, CCIX, CXL).
  • Experience with Verification Techniques.
  • Experience with performance verification of ASICs and ASIC components.

Want more jobs like this?

Get jobs in Bangalore, India delivered to your inbox every week.

By signing up, you agree to our Terms of Service & Privacy Policy.


About the job

Be part of a diverse team that pushes boundaries, developing custom silicon solutions that power the future of Google's direct-to-consumer products. You'll contribute to the innovation behind products loved by millions worldwide. Your expertise will shape the next generation of hardware experiences, delivering unparalleled performance, efficiency, and integration.

Google's mission is to organize the world's information and make it universally accessible and useful. Our team combines the best of Google AI, Software, and Hardware to create radically helpful experiences. We research, design, and develop new technologies and hardware to make computing faster, seamless, and more powerful. We aim to make people's lives better through technology.

Responsibilities

  • Plan the verification of complex digital design blocks by fully understanding the design specification and interacting with design engineers to identify important verification scenarios.
  • Create and enhance constrained-random verification environments using SystemVerilog and UVM, or formally verify designs with SVA and industry leading formal tools.
  • Identify and write all types of coverage measures for stimulus and corner-cases.
  • Debug tests with design engineers to deliver functionally correct design blocks.
  • Close coverage measures to identify verification holes and to show progress towards tape-out.

Apply Now

Date Posted

02/08/2025

Views

0

Back to Job Listings ❤️Add To Job List Company Info View Company Reviews
Neutral
Subjectivity Score: 0

Similar Jobs

FP&A Analyst - ServiceNow

Views in the last 30 days - 0

View Details

Technical Consultant - L2 - Wipro

Views in the last 30 days - 0

View Details

Test Engineer - L3 - Wipro

Views in the last 30 days - 0

View Details

Developer - L3 - Wipro

Views in the last 30 days - 0

View Details

Mid Level manager (MLM) - L1 - Wipro

Views in the last 30 days - 0

View Details

BIM Engineer - GE Vernova

Views in the last 30 days - 0

View Details